Design and analysis of floting point multiplier
This final year project is about to design a 32-bits floating-point Multiplier, calculate the speed, delay, power delay product and area (in layout's size) for design, and to perform analysis on the experimental results in terms of the total power consumption, speed, delay, power delay product...
Gorde:
Egile nagusia: | Zariah Asari (Egilea) |
---|---|
Formatua: | Baliabide elektronikoa Software Datu-basea |
Hizkuntza: | English |
Gaiak: | |
Etiketak: |
Etiketa erantsi
Etiketarik gabe, Izan zaitez lehena erregistro honi etiketa jartzen!
|
Antzeko izenburuak
-
Design and analysis of floating point divider
nork: Siti Aminah Hussen -
Analysis & design low power multiplier using TSMC 0.18um CMOS technology /
nork: Norsaifulrudin Mat Zuki
Argitaratua: (2008) -
Design and realization of high speed multiplier accumulator (MAC) unit for low power applications
nork: Mohd Nazri Mad Rejab -
High speed 8-Bits X 8-Bits wallace tree multiplier
nork: Tajul Hamimi Harun -
8-bits X 8-bits modified booth 1's complement multiplier
nork: Norafiza Salehan