Low power multiplier accumulator (MAC) unit using sleepy stack technique

The main objective of this final year project is to provide new low power solutions for Very Large Scale Integration (VLSI) designers. In this final year project, a novel circuit structure called "sleepy stack" is presented. The sleepy stack is a combination of two well known low-leakage t...

Szczegółowa specyfikacja

Zapisane w:
Opis bibliograficzny
1. autor: Aaron Selvam Thangamany (Autor)
Format: Elektroniczne Oprogramowanie Baza danych
Język:English
Hasła przedmiotowe:
Etykiety: Dodaj etykietę
Nie ma etykietki, Dołącz pierwszą etykiete!
Opis
Streszczenie:The main objective of this final year project is to provide new low power solutions for Very Large Scale Integration (VLSI) designers. In this final year project, a novel circuit structure called "sleepy stack" is presented. The sleepy stack is a combination of two well known low-leakage techniques which are the forced stack technique and the sleep transistor technique.
Deskrypcja:Final Year Project
Opis fizyczny:1 CD-ROM 4 3/4 in.