Low power multiplier accumulator (MAC) unit using sleepy stack technique
The main objective of this final year project is to provide new low power solutions for Very Large Scale Integration (VLSI) designers. In this final year project, a novel circuit structure called "sleepy stack" is presented. The sleepy stack is a combination of two well known low-leakage t...
Saved in:
Hovedforfatter: | Aaron Selvam Thangamany (Author) |
---|---|
Format: | Electronisk Software Database |
Sprog: | English |
Fag: | |
Tags: |
Tilføj Tag
Ingen Tags, Vær først til at tagge denne postø!
|
Lignende værker
-
Low power multiplier accumulator (MAC) unit using multiple threshold CMOS
af: Thin, Tan Fhan -
Design and realization of high speed multiplier accumulator (MAC) unit for low power applications
af: Mohd Nazri Mad Rejab -
Design and analysis of low power ALU unit, program counter and instruction register using sleepy stack technique
af: Wan Nurul Liyana Wan Zulkefle -
Analysis & design low power multiplier using TSMC 0.18um CMOS technology /
af: Norsaifulrudin Mat Zuki
Udgivet: (2008) -
Design and analysis of floting point multiplier
af: Zariah Asari