Design and analysis of floting point multiplier
This final year project is about to design a 32-bits floating-point Multiplier, calculate the speed, delay, power delay product and area (in layout's size) for design, and to perform analysis on the experimental results in terms of the total power consumption, speed, delay, power delay product...
Αποθηκεύτηκε σε:
Κύριος συγγραφέας: | Zariah Asari (Συγγραφέας) |
---|---|
Μορφή: | Ηλεκτρονική πηγή Λογισμικό Βάση Δεδομένων |
Γλώσσα: | English |
Θέματα: | |
Ετικέτες: |
Προσθήκη ετικέτας
Δεν υπάρχουν, Καταχωρήστε ετικέτα πρώτοι!
|
Παρόμοια τεκμήρια
-
Design and analysis of floating point divider
ανά: Siti Aminah Hussen -
Analysis & design low power multiplier using TSMC 0.18um CMOS technology /
ανά: Norsaifulrudin Mat Zuki
Έκδοση: (2008) -
Design and realization of high speed multiplier accumulator (MAC) unit for low power applications
ανά: Mohd Nazri Mad Rejab -
High speed 8-Bits X 8-Bits wallace tree multiplier
ανά: Tajul Hamimi Harun -
8-bits X 8-bits modified booth 1's complement multiplier
ανά: Norafiza Salehan