Low power multiplier accumulator (MAC) unit using sleepy stack technique
The main objective of this final year project is to provide new low power solutions for Very Large Scale Integration (VLSI) designers. In this final year project, a novel circuit structure called "sleepy stack" is presented. The sleepy stack is a combination of two well known low-leakage t...
Uloženo v:
Hlavní autor: | Aaron Selvam Thangamany (Autor) |
---|---|
Médium: | Elektronický zdroj Program Databáze |
Jazyk: | English |
Témata: | |
Tagy: |
Přidat tag
Žádné tagy, Buďte první, kdo otaguje tento záznam!
|
Podobné jednotky
-
Low power multiplier accumulator (MAC) unit using multiple threshold CMOS
Autor: Thin, Tan Fhan -
Design and realization of high speed multiplier accumulator (MAC) unit for low power applications
Autor: Mohd Nazri Mad Rejab -
Design and analysis of low power ALU unit, program counter and instruction register using sleepy stack technique
Autor: Wan Nurul Liyana Wan Zulkefle -
Analysis & design low power multiplier using TSMC 0.18um CMOS technology /
Autor: Norsaifulrudin Mat Zuki
Vydáno: (2008) -
Design and analysis of floting point multiplier
Autor: Zariah Asari